On-chip timing reference for self-timed microprocessor

Abstract
A calibratable on-chip timing reference circuit has been developed to enable a self-timed microprocessor to interface to standard off-chip memory and peripheral devices. The circuit exhibits several of the desirable properties of self-timed circuitry such as low power consumption and low electromagnetic interference (EMI). In addition, it is highly testable.

This publication has 2 references indexed in Scilit: