3-D ICs: a novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration
Top Cited Papers
- 1 May 2001
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in Proceedings of the IEEE
- Vol. 89 (5), 602-633
- https://doi.org/10.1109/5.929647
Abstract
Performance of deep-submicrometer very large scale integrated (VLSI) circuits is being increasingly dominated by the interconnects due to decreasing wire pitch and increasing die size. Additionally, heterogeneous integration of different technologies in one single chip is becoming increasingly desirable, for which planar (two-dimensional) ICs may not be suitable. This paper analyzes the limitations of the existing interconnect technologies and design methodologies and presents a novel three-dimensional (3-D) chip design strategy that exploits the vertical dimension to alleviate the interconnect related problems and to facilitate heterogeneous integration of technologies to realize a system-on-a-chip (SoC) design. A comprehensive analytical treatment of these 3-D ICs has been presented and it has been shown that by simply dividing a planar chip into separate blocks, each occurring a separate physical level interconnected by short and vertical interlayer interconnects (VILICs), significant improvement in performance and reduction in wire-limited chip area can be achieved, without the aid of any other circuit or design innovations. A scheme to optimize the interconnect distribution among different interconnect tiers is presented and the effect of transferring the repeaters to upper Si layers has been quantified in this analysis for a two-layer 3-D chip. Furthermore, one of the major concerns in 3-D ICs arising due to power dissipation problems has been analyzed and an analytical model has been presented to estimate the temperatures of the different active layers. It is demonstrated that advancement in heat sinking technology will be necessary in order to extract maximum performance from these chips. Implications of 3-D device architecture on several design issues have also been discussed with special attention to SoC design strategies. Finally some of the promising technologies for manufacturing 3-D ICs have been outlined.Keywords
This publication has 94 references indexed in Scilit:
- Copper Wafer BondingElectrochemical and Solid-State Letters, 1999
- 1-Gb/s integrated optical detectors and receivers in commercial CMOS technologiesIEEE Journal of Selected Topics in Quantum Electronics, 1999
- A reduced clock-swing flip-flop (RCSFF) for 63% power reductionIEEE Journal of Solid-State Circuits, 1998
- Three dimensional metallization for vertically integrated circuitsMicroelectronic Engineering, 1997
- Performance improvement of the memory hierarchy of RISC-systems by application of 3-D technologyIEEE Transactions on Components, Packaging, and Manufacturing Technology: Part B, 1996
- Performance modeling of the interconnect structure of a three-dimensional integrated RISC processor/cache systemIEEE Transactions on Components, Packaging, and Manufacturing Technology: Part B, 1996
- Effects of Ge on Material and Electrical Properties of Polycrystalline Si1 − x Ge x for Thin‐Film TransistorsJournal of the Electrochemical Society, 1995
- Wavelength-division multiplexing with femtosecond pulsesOptics Letters, 1995
- Optical energy considerations for diode-clamped smart pixel optical receiversIEEE Journal of Quantum Electronics, 1994
- A 9.5-in. 1.3-Mpixel low-temperature poly-Si TFT-LCD fabricated by solid-phase crystallization of very thin films and an ECR-CVD gate insulatorJournal of the Society for Information Display, 1993