A Timing Verification System Based on Extracted MOS/VLSI Circuit Parameters
- 1 January 1981
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 288-292
- https://doi.org/10.1109/dac.1981.1585365
Abstract
The Path Analysis program provides logic and circuit design checking for signal propagation delay constraints. The program is useful for optimizing network performance. Checking and optimization are traditionally performed by manual inspection and incompletely verified by logic and circuit simulation. The Path Analysis program completely verifies signal propagation delays against design constraints. Checks are performed either with user supplied logic simulation data or parameters extracted from the physical IC layout information.Keywords
This publication has 4 references indexed in Scilit:
- A MOS/LSI Oriented Logic SimulatorPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1981
- Bolt - A Block Oriented Design Specification LanguagePublished by Institute of Electrical and Electronics Engineers (IEEE) ,1981
- Verification of timing constraints on large digital systemsPublished by Association for Computing Machinery (ACM) ,1980
- Design Verification and Performance AnalysisPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1978