Block and track method for automated layout generation of MOS-LSI arrays

Abstract
An automated layout program with a block and track concept will be described. The program, which takes logic descriptions, can generate composite-patterns for single-chip calculator MOS-LSI arrays within 600 seconds computing time with manual-comparable chip areas.

This publication has 2 references indexed in Scilit: