Interconnect scaling-the real limiter to high performance ULSI
Top Cited Papers
- 19 November 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- No. 01631918,p. 241-244
- https://doi.org/10.1109/iedm.1995.499187
Abstract
Reducing interconnect pitch improves layout density, but degrades interconnect RC delay. Increasing metal aspect ratio (thickness/width) improves RC delay, but maximum benefits are achieved at an aspect ratio of /spl sim/2. Adding more interconnect layers improves density and performance, but practical limits are reached in just a few generations. New conductor and dielectric materials and improved circuit design techniques will be needed to meet future ULSI interconnect requirements.Keywords
This publication has 5 references indexed in Scilit:
- High performance dielectrics and processes for ULSI interconnection technologiesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A novel self-aligned surface-silicide passivation technology for reliability enhancement in copper interconnectsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Diffusion of copper through dielectric films under bias temperature stressThin Solid Films, 1995
- Copper-Based Metallization in ULSI Structures: Part II: Is Cu Ahead of Its Time as an On-Chip Interconnect Material?MRS Bulletin, 1994
- Design of ion-implanted MOSFET's with very small physical dimensionsIEEE Journal of Solid-State Circuits, 1974