Gate-first high-k/metal gate DRAM technology for low power and high performance products
- 1 December 2015
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 26.6.1-26.6.4
- https://doi.org/10.1109/iedm.2015.7409775
Abstract
It is the first time that the high-k/metal gate technology was used at peripheral transistors for fully integrated and functioning DRAM. For cost effective DRAM technology, capping nitride spacer was used on cell bit-line scheme, and single work function metal gate was employed without strain technology. The threshold voltage was controlled by using single TiN metal gate with La2O3 and SiGe/Si epi technology. The optimized DRAM high-k/metal gate peripheral transistors showed current gains of 65%/55% and DIBL improvements of 52%/46% for nMOSFET and pMOSFET, respectively. The results in process yield, performance, and reliability characteristics of the technology on 4Gb DRAM have shown that the gate-first high-k/metal gate DRAM technology can be regarded as one of the major candidates for next-generation low power DRAM products.Keywords
This publication has 4 references indexed in Scilit:
- A 45nm Logic Technology with High-k+Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free PackagingPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2007
- Work function engineering using lanthanum oxide interfacial layersApplied Physics Letters, 2006
- Band-Edge High-Performance High-k/Metal Gate n-MOSFETs Using Cap Layers Containing Group IIA and IIIB Elements with Gate-First Processing for 45 nm and BeyondPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2006
- Application of HfSiON as a gate dielectric materialApplied Physics Letters, 2002