Rankings
Publications
Search Publications
Cited-By Search
Sources
Publishers
Scholars
Scholars
Top Cited Scholars
Organizations
About
Login
Register
Home
Publications
Gated-V/sub dd/: a circuit technique to reduce leakage in deep-submicron cache memories
Home
Publications
Gated-V/sub dd/: a circuit technique to reduce leakage in deep-submicron cache memories
Gated-V/sub dd/: a circuit technique to reduce leakage in deep-submicron cache memories
MP
M. Powell
M. Powell
SY
Se-Hyun Yang
Se-Hyun Yang
BF
B. Falsafi
B. Falsafi
KR
K. Roy
K. Roy
TV
T.N. Vijaykumar
T.N. Vijaykumar
Top Cited Papers
Publisher Website
Google Scholar
Add to Library
Cite
Download
Share
Download
1 January 2000
proceedings article
Published by
Institute of Electrical and Electronics Engineers (IEEE)
p.
90-95
https://doi.org/10.1109/lpe.2000.155259
Abstract
No abstract available
Keywords
ENERGY DISSIPATION
CACHE MEMORY
VLSI
THRESHOLD VOLTAGE
OPTICAL COMMUNICATIONS
CHIP
LOW POWER ELECTRONICS
CIRCUITS
Cited by 261 articles