Analog performance limitations of charge-transfer dynamic shift registers
- 1 December 1971
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 6 (6), 391-394
- https://doi.org/10.1109/JSSC.1971.1050209
Abstract
Charge transfer dynamic shift register operation is described and a linearized analysis presented to relate the charge transfer properties to the performance of an n-stage register. An approximate small signal equivalent circuit is also derived to illustrate the similarities to a matched transmission line and the reactive and resistive elements of the line are related to charge transfer and loss characteristics of each stage of the register. The results are expected to be applicable to charge coupled devices and shift registers based on bucket brigade electronics.Keywords
This publication has 2 references indexed in Scilit:
- Charge Coupled Semiconductor DevicesBell System Technical Journal, 1970
- Bucket-brigade electronics: new possibilities for delay, time-axis conversion, and scanningIEEE Journal of Solid-State Circuits, 1969