All-MOS charge redistribution analog-to-digital conversion techniques. I
- 1 December 1975
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 10 (6), 371-379
- https://doi.org/10.1109/jssc.1975.1050629
Abstract
Describes a technique for performing A/D conversion compatibly with standard single-channel MOS technology. The use of a binary weighted capacitor array to perform a high-speed, successive approximation conversion is discussed. The technique provides an inherent sample/hold function and can accept both polarities of inputs with a single positive reference. The factors limiting the accuracy and conversion rate of the technique are considered analytically. Experimental results from a monolithic prototype are presented; a resolution of 10 bits was achieved with a conversion time of 23 /spl mu/s. The estimated die size for a completely monolithic version is 8000 mil/SUP 2/.Keywords
This publication has 3 references indexed in Scilit:
- An all-MOS charge-redistribution A/D conversion techniquePublished by Institute of Electrical and Electronics Engineers (IEEE) ,1974
- Low-level MOS transistor amplifier using storage techniquesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1973
- A monolithic analog subsystem for high-accuracy A/D conversionPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1973