Multi-Rate Layered Decoder Architecture for Block LDPC Codes of the IEEE 802.11n Wireless Standard
- 1 May 2007
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- No. 02714302,p. 1645-1648
- https://doi.org/10.1109/iscas.2007.378835
Abstract
We present a new multi-rate architecture for decoding block LDPC codes in IEEE 802.11n standard. The proposed architecture utilizes the value-reuse property of offset min-sum, block-serial scheduling of computations and turbo decoding message passing algorithm. Techniques of data-forwarding and out-of-order processing are used to deal with the irregularity of the codes. The decoder has the following advantages when compared to recent state-of-the-art architectures: 55% savings in memory, reduction of routers by 50% and increase of throughput by 2times.Keywords
This publication has 11 references indexed in Scilit:
- A 640-Mb/s 2048-Bit Programmable LDPC Decoder ChipIEEE Journal of Solid-State Circuits, 2006
- Disclosing the LDPC code decoder design spacePublished by Institute of Electrical and Electronics Engineers (IEEE) ,2006
- Reduced-Complexity Decoding of LDPC CodesIEEE Transactions on Communications, 2005
- Block-LDPC: a practical LDPC coding system design approachIEEE Transactions on Circuits and Systems I: Regular Papers, 2005
- VLSI Design of a High-Throughput Multi-Rate Decoder for Structured LDPC CodesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- A Reduced Complexity Decoder Architecture via Layered Decoding of LDPC CodesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004
- An LDPC decoding schedule for memory access reductionPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004
- Memory-Efficient Sum–Product Decoding of LDPC CodesIEEE Transactions on Communications, 2004
- A 690-mW 1-Gb/s 1024-b, rate-1/2 low-density parity-check code decoderIEEE Journal of Solid-State Circuits, 2002
- Near Shannon limit performance of low density parity check codesElectronics Letters, 1996