Vertical InAs Nanowire Wrap Gate Transistors on Si Substrates
- 7 November 2008
- journal article
- research article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 55 (11), 3037-3041
- https://doi.org/10.1109/ted.2008.2005179
Abstract
We report on InAs enhancement-mode field-effect transistors integrated directly on Si substrates. The transistors consist of vertical InAs nanowires, grown on Si substrates without the use of metal seed particles, and they are processed with a 50-nm-long metal wrap gate and high-kappa gate dielectric. Device characteristics showing enhancement-mode operation are reported. The output characteristics are asymmetric due to the band alignment and band bending at the InAs/Si interface. The implemented transistor geometry can therefore also serve as a test structure for investigating the InAs/Si heterointerface. From temperature-dependent measurements, we deduce an activation energy of about 200 meV for the InAs/Si conduction band offset.Keywords
This publication has 7 references indexed in Scilit:
- Vertical Enhancement-Mode InAs Nanowire Field-Effect Transistor With 50-nm Wrap GateIEEE Electron Device Letters, 2008
- Drive current and threshold voltage control in vertical InAs wrap-gate transistorsElectronics Letters, 2008
- Epitaxial Growth of Indium Arsenide Nanowires on Silicon Using Nucleation Templates Formed by Self‐Assembled Organic CoatingsAdvanced Materials, 2007
- Electrical Characterization of Vertical InAs Nanowires on SiPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2007
- Nanowire Field-Effect TransistorJapanese Journal of Applied Physics, 2007
- Critical diameter for III-V nanowires grown on lattice-mismatched substratesApplied Physics Letters, 2007
- Opportunities and challenges of III-V nanoelectronics for future high-speed, low-power logic applicationsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005