Improvement of Written-State Retentivity by Scaling Down MNOS Memory Devices
- 1 November 1988
- journal article
- Published by IOP Publishing in Japanese Journal of Applied Physics
- Vol. 27 (11A), L2168
- https://doi.org/10.1143/jjap.27.l2168
Abstract
New MNOS retention characteristic phenomena are demonstrated. Shrunk MNOS memory devices are closely evaluated. While charge retentivity of the erased state depends only slightly on silicon nitride thickness, written-state retentivity is improved by reducing silicon nitride thickness. These new phenomena are applied to memory device design. A 1 M bit MNOS EEPROM can be designed with silicon nitride thickness 20.0 nm and programming voltage 10.7 V. These results show the MNOS memory device to be a very promising candidate for Megabit EEPROM's.Keywords
This publication has 2 references indexed in Scilit:
- Hi-MNOS II Technology for a 64-kbit Byte-Erasable 5-V-Only EEPROMIEEE Journal of Solid-State Circuits, 1985
- Discharge of MNOS structuresSolid-State Electronics, 1973