Comparative Performance Analysis of Single Bus Multiprocessor Architectures
- 1 December 1982
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Computers
- Vol. C-31 (12), 1179-1191
- https://doi.org/10.1109/tc.1982.1675942
Abstract
Markovian models are developed for the performance analysis and comparison of several single bus multiprocessor architectures. Processors are assumed to cooperate in a message passing fashion, and messages are exchanged through common memory areas. Four architectures are considered in this paper which differ in the location of the common memory modules. Contention for shared resources is modeled and the corresponding efficiency loss is studied. Numerical results are obtained for the processing power of each architecture, introducing simplifying assumptions that allow a compact Markovian system description.Keywords
This publication has 8 references indexed in Scilit:
- Multiple-Read Single-Write Memory and Its ApplicationsIEEE Transactions on Computers, 1980
- Interference in Multiprocessor Systems with Localized Memory Access ProbabilitiesIEEE Transactions on Computers, 1979
- On the Analysis of Memory Conflicts and Bus Contentions in a Multiple-Microprocessor SystemIEEE Transactions on Computers, 1979
- Derivation and comparison of multiprocessor contention measuresIEE Journal on Computers and Digital Techniques, 1978
- A General Model for Memory Interference in MultiprocessorsIEEE Transactions on Computers, 1977
- Interference in multiprocessor computer systems with interleaved memoryCommunications of the ACM, 1976
- Analysis of Memory Interference in MultiprocessorsIEEE Transactions on Computers, 1975
- A systematic approach to the design of digital bussing structuresPublished by Association for Computing Machinery (ACM) ,1972