Modeling of Single-Event Upset in Bipolar Integrated Circuits
- 1 January 1983
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Nuclear Science
- Vol. 30 (6), 4540-4545
- https://doi.org/10.1109/TNS.1983.4333167
Abstract
The results of work done on the quantitative characterization of single-event upset (SEU) in bipolar random-access memories (RAMs) have been obtained through computer simulation of SEU in RAM cells that contain circuit models for bipolar transistors. The models include current generators that emulate the charge collected from ion tracks. The computer simulation results are compared with test data obtained from a RAM in a bipolar microprocessor chip. This methodology is applicable to other bipolar integrated circuit constructions in addition to RAM cells.Keywords
This publication has 8 references indexed in Scilit:
- Collection of charge from alpha-particle tracks in silicon devicesIEEE Transactions on Electron Devices, 1983
- Collection of Charge on Junction Nodes from Ion TracksIEEE Transactions on Nuclear Science, 1982
- Alpha-particle-induced field and enhanced collection of carriersIEEE Electron Device Letters, 1982
- Single Event Upset Vulnerability of Selected 4K and 16K CMOS Static RAM'sIEEE Transactions on Nuclear Science, 1982
- Error Analysis and Prevention of Cosmic Ion-Induced Soft Errors in Static CMOS RAMsIEEE Transactions on Nuclear Science, 1982
- Charge Funneling in N- and P-Type Si SubstratesIEEE Transactions on Nuclear Science, 1982
- Single Event Upset Sensitivity of Low Power Schottky DevicesIEEE Transactions on Nuclear Science, 1982
- Modeling diffusion and collection of charge from ionizing radiation in silicon devicesIEEE Transactions on Electron Devices, 1979