Vertical nanowire array-based field effect transistors for ultimate scaling
- 23 January 2013
- journal article
- research article
- Published by Royal Society of Chemistry (RSC) in Nanoscale
- Vol. 5 (6), 2437-2441
- https://doi.org/10.1039/c3nr33738c
Abstract
Nanowire-based field-effect transistors are among the most promising means of overcoming the limits of today's planar silicon electronic devices, in part because of their suitability for gate-all-around architectures, which provide perfect electrostatic control and facilitate further reductions in “ultimate” transistor size while maintaining low leakage currents. However, an architecture combining a scalable and reproducible structure with good electrical performance has yet to be demonstrated. Here, we report a high performance field-effect transistor implemented on massively parallel dense vertical nanowire arrays with silicided source/drain contacts and scaled metallic gate length fabricated using a simple process. The proposed architecture offers several advantages including better immunity to short channel effects, reduction of device-to-device variability, and nanometer gate length patterning without the need for high-resolution lithography. These benefits are important in the large-scale manufacture of low-power transistors and memory devices.Keywords
This publication has 23 references indexed in Scilit:
- Carrier injection at silicide/silicon interfaces in nanowire based-nanocontactsSurface Science, 2012
- Tunnel field-effect transistors as energy-efficient electronic switchesNature, 2011
- Multigate transistors as the future of classical metal–oxide–semiconductor field-effect transistorsNature, 2011
- Realization of ultra dense arrays of vertical silicon nanowires with defect free surface and perfect anisotropy using a top-down approachMicroelectronic Engineering, 2011
- Temperature and annealing effects on InAs nanowire MOSFETsMicroelectronic Engineering, 2011
- Nanowire transistors without junctionsNature Nanotechnology, 2010
- Vertical InAs Nanowire Wrap Gate Transistors with ft > 7 GHz and fmax > 20 GHzNano Letters, 2010
- Realization of a Silicon Nanowire Vertical Surround‐Gate Field‐Effect TransistorSmall, 2005
- From Si Source Gas Directly to Positioned, Electrically Contacted Si Nanowires: The Self-Assembling “Grow-in-Place” ApproachNano Letters, 2004
- Directed Assembly of One-Dimensional Nanostructures into Functional NetworksScience, 2001