A new planarization technique, using a combination of RIE and chemical mechanical polish (CMP)
- 7 January 2003
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
A novel planarization technique for variable size and pattern factors is presented. It is demonstrated that by the combination of reactive ion etching (RIE) and chemical mechanical polish (CMP), the process window is improved to the extent that the planarization becomes a reality. This technique is applied in the shallow trench isolation process which is used in 16-Mb DRAM (dynamic RAM) technology to achieve 0.5- mu m isolation/device dimensions. By a proper combination of RIE and CMP processes, the fundamental problem of tolerance accumulation from deposition and etchback of large film thicknesses is avoided. Excellent planarization is achieved in different areas of the DRAM chip with varying isolation sizes and pattern factors, including deep trench integration. High gate oxide breakdown yield (comparable to LOCOS isolation), which is indicative of the planarization low defect density, is demonstrated.<>Keywords
This publication has 4 references indexed in Scilit:
- A variable-stress shallow trench isolation (STL) technology with diffused sidewall doping for submicron CMOSPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Planarization of ULSI Topography over Variable Pattern DensitiesJournal of the Electrochemical Society, 1991
- Effect of Circuit Structure on Planarization Resist ThicknessJournal of the Electrochemical Society, 1986
- A simplified box (buried-oxide) isolation technology for megabit dynamic memoriesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1983