High performance damascene metal gate MOSFETs for 0.1 μm regime
- 1 May 2000
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 47 (5), 1028-1034
- https://doi.org/10.1109/16.841237
Abstract
A novel transistor formation process (damascene gate process) was developed in order to apply metal gates and high dielectric constant gate insulators to MOSFET fabrication and minimize plasma damage to gate insulators. In this process, the gate insulators and gate electrodes are formed after ion implantation and high temperature annealing (/spl sim/1000/spl deg/C) for source/drain formation, and the gate electrodes are fabricated by chemical mechanical polishing (CMP) of gate materials deposited in grooves. Metal gates and high dielectric constant gate insulators are applicable to the MOSFET, since the processing temperature after gate formation can be reduced to as low as 450/spl deg/C. Furthermore, process-damages on gate insulators are minimized because there is no plasma damage caused by source/drain ion implantation and gate reactive ion etching (RIE). By using this process, fully planarized metal (W/TiN or Al/TiN) gate transistors with SiO/sub 2/ or Ta/sub 2/O/sub 5/ as gate insulators were uniformly fabricated on an 8-in wafer. Further, the damascene metal gate transistors exhibited low gate sheet resistivity, no gate depletion and drastic improvement in gate oxide integrity, resulting in high transistor performance.Keywords
This publication has 8 references indexed in Scilit:
- Gate oxide integrity (GOI) of MOS transistors with W/TiN stacked gatePublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Dual Damascene: a ULSI wiring technologyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- CMOS metal replacement gate transistors using tantalum pentoxide gate insulatorPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Highly-reliable, low-resistivity bcc-Ta gate MOS technology using low-damage Xe-plasma sputtering and Si-encapsulated silicidation processPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Stacked gate dielectrics with TaO for future CMOS technologiesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Self-Aligned Gate Metallization Processes with Low-Thermal BudgetMRS Proceedings, 1998
- Fabrication and characterization of Si-MOSFET's with PECVD amorphous Ta2O5 gate insulatorIEEE Electron Device Letters, 1997
- Ultra-thin Ta/sub 2/O/sub 5/SiO/sub 2/ gate insulator with TiN gate technology for 0.1/spl mu/m MOSFETsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1997