Supply and threshold voltage scaling for low power CMOS
- 1 August 1997
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 32 (8), 1210-1216
- https://doi.org/10.1109/4.604077
Abstract
This paper investigates the effect of lowering the supply and threshold voltages on the energy efficiency of CMOS circuits. Using a first-order model of the energy and delay of a CMOS circuit, we show that lowering the supply and threshold voltage is generally advantageous, especially when the transistors are velocity saturated and the nodes have a high activity factor, In fact, for modern submicron technologies, this simple analysis suggests optimal energy efficiency at supply voltages under 0.5 V. Other process and circuit parameters have almost no effect on this optimal operating point. If there is some uncertainty in the value of the threshold or supply voltage, however, the power advantage of this very low voltage operation diminishes. Therefore, unless active feedback is used to control the uncertainty, in the future the supply and threshold voltage will not decrease drastically, but rather will continue to scale down to maintain constant electric fields.Keywords
This publication has 12 references indexed in Scilit:
- An investigation of the impact of technology scaling on power wasted as short-circuit current in low voltage static CMOS circuitsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A low power switching power supply for self-clocked systemsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A 320 MHz, 1.5 mW at 1.35 V CMOS PLL for microprocessor clock generationPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A 1 V multi-threshold voltage CMOS DSP with an efficient power management technique for mobile phone applicationPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- 50% active-power saving without speed degradation using standby power reduction (SPR) circuitPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- SOIAS: dynamically variable threshold SOI with active substratePublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Stanford's ultra-low-power CMOS technology and applicationsPublished by Institution of Engineering and Technology (IET) ,1996
- Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulasIEEE Journal of Solid-State Circuits, 1990
- Short-circuit dissipation of static CMOS circuitry and its impact on the design of buffer circuitsIEEE Journal of Solid-State Circuits, 1984
- VLSI limitations from drain-induced barrier loweringIEEE Journal of Solid-State Circuits, 1979