Exploring the design space of mixed swing quadrail for low-power digital circuits
- 1 December 1997
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Vol. 5 (4), 388-400
- https://doi.org/10.1109/92.645065
Abstract
This paper describes and explores the design space of a mixed voltage swing methodology for lowering the energy per switching operation of digital circuits in standard submicron complementary metal-oxide-semiconductor (CMOS) fabrication processes. Employing mixed voltage swings expands the degrees of freedom available in the power-delay optimization space of static CMOS circuits. In order to study this design space and evaluate the power-delay tradeoffs, analytical polynomial formulations for power and delay of mixed swing circuits are derived and HSPICE simulation results are presented to demonstrate their accuracy. Efficient voltage scaling and transistor sizing techniques based on our analytical formulations are proposed for optimizing energy/operation subject to target delay constraints; up to 2.2/spl times/ improvement in energy/operation is demonstrated for an ISCAS'85 benchmark circuit using these techniques. Experimental results from HSPICE simulations and measurements from an And-Or-Invert (AO1222) test chip fabricated in the Hewlett-Packard 0.5 /spl mu/m process are presented to demonstrate up to 2,92/spl times/ energy/operation savings for optimized mixed swing circuits compared to static CMOS.Keywords
This publication has 24 references indexed in Scilit:
- Noise in deep submicron digital designPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Manufacturability of low power CMOS technology solutionsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Static power driven voltage scaling and delay driven buffer sizing in Mixed Swing QuadRail for sub-1 V I/O swingsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Effects of random MOSFET parameter fluctuations on total power consumptionPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Energy considerations in multichip-module based multiprocessorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Intra-die device parameter variations and their impact on digital CMOS gates at low supply voltagesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- DC Power Supply Design in Portable SystemsPublished by Springer Nature ,1995
- Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulasIEEE Journal of Solid-State Circuits, 1990
- Power-supply voltage impact on circuit performance for half and lower submicrometer CMOS LSIIEEE Transactions on Electron Devices, 1990
- CMOS Circuit Speed and Buffer OptimizationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1987